MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Index-22 Freescale Semiconductor
S–S Index
RSR (reset status) register, 5-4
RSTATE (interna l receiver state) register, 28-10
RTMR (RISC timer mask register), 14-24
RTSCR (RISC time-stamp control register), 14-11
RTSR (RISC time-stamp register), 14-11
S
SCC memory map, 3-17
SCCE (SCC event) register
BISYNC mode, 23-15
HDLC mode, 22-12
transparent mode, 24-11
UART mode, 21-19
SCCE register
Ethernet mode, 25-20
SCCM (SCC mask) register
BISYNC mode, 23-15
HDLC mode, 22-12
transparent mode, 24-11
UART mode, 21-19
SCCM register
Ethernet mode, 25-20
SCCS (SCC status) register
BISYNC mode, 23-16
HDLC mode, 22-14
transparent mode, 24-12
UART mode, 21-21
SCIT programming, 15-33
SCPRR_H (CPM high interrupt priority register), 4-19
SCPRR_L (CPM low interrupt priority register), 4-20
SDMA channels
bus arbitration, 19-2
bus transfers, 19-2
LDTEA, 19-4
LDTEM, 19-4
overview, 19-1
PDTEA, 19-4
PDTEM, 19-4
programming model, 19-3
registers, 19-3
SDMR, 19-4
SDSR, 19-3
SDMR (SDMA mask register), 19-4
SDRAM interface, see SDRAM mac hine
SDSR (SDMA status register), 19-3
Serial communications controllers (SCCs)
AppleTalk mode
connecting to AppleTalk, 26-2
operating LocalTalk frame, 26-1
overview, 26-1
programming example, 22-22, 26-4
programming the controller, 26-3
BISYNC mode
commands, 23-4
control character recognition, 23-5
error handling, 23-9
frame reception, 23-3
frame transmission, 23-2
overview, 23-1
parameter RAM, 23-3
programming example, 23-18
programming the controller, 23-17
receiving synchronization sequence, 23-9
RxBD, 23-12
sending synchronization sequence, 23-9
TxBD, 23-14
Ethernet mode
address recognition, 25-11
collision handling, 25-12
commands, 25-9
connecting to Ethernet, 25-4
error handling, 25-13
frame reception, 25-6
hash table algorithm, 25-12
loopback, 25-13
overview, 25-1
programming example, 25-22
programming the controller, 25-9
receive buffer, 25-16
transmit buffer, 25-18
HDLC mode
accessing the bus, 22-18
bus controller, 22-16
collision detection, 22-16, 22-19
commands, 22-5
delayed RTS mode, 22-20
error handling, 22-5
features list, 22-1
GSMR, HDLC bus protocol programming, 22-22
interrupts, 22-13
memory map, 22-3
multi-master bus configuration, 22-17
overview, 22-1
parameter RAM, 22-3
performance, increasing, 22-19
programming example, 22-14, 22-22
programming the controller, 22-4
PSMR, 22-7
RxBD, 22-8
single-master bus configuration, 22-18
TxBD, 22-11
using the TSA, 22-21
overview
buffer descriptors, 20-10