Index U–U
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor Index-27
data sample control, 11-77
data valid, 11-77
differences between MPC8xx and MPC8260, 11-80
DRAM configuration example, 11-79
EDO interface example, 11-92
exception requests, 11-67
hierarchical bus interface example, 11-101
implementation differ ences with SDRAM ma chine and
GPCM, 11-6
loop control, 11-76
memory access requests, 11- 66
memory system interface example, 11-81
MPC8xx versus MPC8260, 11-80
overview, 11-63
programming the UPM, 11-67
RAM array, 11-69
RAM word, 11-70
refresh timer requests, 11-66
register settings, 11-80
requests, 11-64
signal negation, 11-78
software requests, 11-67
UPWAIT signal, 11-78
wait mechanism, 11-7 8