Index N–P
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor Index-15
address latch enable (ALE), 11-10
data streaming mode, 8-26
extended transfer mode, 8-19
no-pipeline mode, 8-24
one-level pipeline mode, 8-24
single-MPC8260 bus mode, 8-2
ATM controller
APC modes, 30-8
external rate mode, 30-6
internal rate mode, 30-6
transmit rate modes, 30-6
BISYNC mode, 23-1
cascaded mode, 18-3
echo mode, 27- 1
HDLC mode, 22-1
hunt mode, 21-9
IDMA emulation
edge-sensitive mode, 19-15
external request mode, 19-8
level-sensitive mode, 19-14
normal mode, 19-9
loopback mode, 27-1
NMSI mode, synchronization, 24-3
SCC AppleTalk mode, 26-1
serial interface (SI)
echo mode, 15-7
serial peripheral interace (SPI)
master mode, 38-3
slow go, 18-2
transparent mode
overview, 37-1
serial communications controllers (SCCs), 24-1
serial management controllers (SMCs), 27-20
UART mode
serial communications controllers (SCCs), 21-1
serial management controllers (SMCs), 27-10
MPTPR (memory refresh timer prescaler register), 11-32
Multi-channel cont rollers (MCCs)
CHAMR
HDLC mode, 28-8
transparent mode, 28-13, 28-15
channel extra parameters, 28-28
commands, 28-34
data structure organization, 28-2
exceptions, 28-36
features list, 28-1
global parameters, 28-4, 28-15
HDLC parameters (channel-specific), 28-5
initialization, 28 - 4 7
INTMSK, 28-15
MCCE, 28-37
MCCFx, 28-33
MCCM, 28-37
parameters for transparent operation, 28-11
RSTATE, 28-10
RxBD, 28-43
TSTATE, 28-7
TxBD, 28-45
MxMR (machine x mode registers) , 11-26
N
NMSI (non-multiplexed serial interface)
configuration, 16-4
SMC NMSI connection, receive and transmit, 27-2
synchronization in NMSI mode, transparent operation,
24-3
O
Operations
atomic bus operation, 11-9
digital phase-locked loop (DPLL) operation, 20-21
SMC buffer descriptor, 27-4
transparent operation, NMSI sychronization, 24-3
ORx (option registers), 11-15
P
Parallel I/O ports
block diagram, 40-5
features, 40-1
overview, 40-1
PDATx, 40-2
PDIRx, 40-3
pin assignments (port A–port D), 40-8–40-19
PODRx, 40-1
port C interrupts, 40-19
port pin functions, 40-6
PPAR, 40-4
programming options, 40-8
PSORx, 40-4
registers, 40-1
Parameter RAM
ATM controller, 30-36
fast communications controllers (FCCs)
Fast Ethernet mode, 35-8
HDLC mode, 36-3
overview, 29-11
HDLC mode, 22-3
I2C controller, 39-9
IDMA emulation, 19-17
serial communications contro llers (SCCs)
base addresses, 20-14
BISYNC mode, 23-3