MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Index-6 Freescale Semiconductor
C–C Index
block diagram, 16-2
overview, 16-1
dual-port RAM
accessing dual-port RAM, 14-18
block diagram, 14-18
buffer descriptors, 14-20
memory map, 14-19
overview, 14-17
parameter RAM, 14-20
fast communications controllers (FCCs)
Fast Ethernet mode
address recognition, 35-14
block diagram, 35-2
CAM interface, 35-7
collision handling, 35-17
connecting to the MPC8260, 35-4
error handling, 35-17
FCCE, 35-20
FCCM, 35-20
features list, 35-2
FPSMR, 35-18
frame reception, 35-6
frame transmission, 35-5
hash table algorithm, 35-16
hash table effectiveness, 35-16
interpacket gap time, 35-17
interrupt events, 35-22
loopback mode, 35-17
parameter RAM, 35-8
programming model, 35-11
registers, 35-18
RMON support, 35-13
RxBD, 35-22
TxBD, 35-25
HDLC mode
bit stuffing, 36-1
error control, 36-1
error handling, 36-6
FCCE, 36-14
FCCM, 36-14
FCCS, 36-16
features list, 36-1
FPSMR, 36-7
frame reception, 36-3
frame transmission, 36-2
overview, 36-1
parameter RAM, 36-3
programming model, 36-5
receive commands, 36-6
reception errors, 36-6
RxBD, 36-9
transmission errors, 36-6
transmit commands, 36-5
TxBD, 36-12
overview
block diagram, 29-3
disabling FCCs, 29-20
FCCEx, 29-14
FCCMx, 29-15
FCCSx, 29-15
FCRx, 29-13
FDSRx, 29-8
FPSMRx, 29-7
FTODRx, 29-8
GFMRx, 29-3
initialization, 29-15
interrupt handling, 29-16
interrupts, 29-14
overview, 29-1
parameter RAM, 29-11
RxBD, 29-9
saving power, 29-22
switching protocols, 29-22
timing control, 29-17
TxBD, 29-9
transparent mode
achieving synchronization, 37-2
external synchronization signals, 37-3
features list, 37-1
in-line synchronization pattern, 37-2
receive operation, 37-2
synchronization example, 37-3
transmit operation, 37-2
features list, 14-1
I2C controller
block diagram, 39-1
BRGCLK, 39-2
clocking and pin functions, 39-2
commands, 39-11
features list, 39-2
loopback testing, 39-4
master read (slave write), 39-4
master write (slave read) , 39-3
multi-master considerations, 39-5
parameter RAM, 39-9
programming model, 39-6
registers, 39-6
RxBD, 39-12
slave read (master write), 39-3
slave write (master read), 39-4
transfers, 39-2
TxBD, 39-13
IDMA emulation
auto buffer, 19-16