Register Descriptions Chapter 4
GPIB-1014 User Manual 4-34 © National Instruments Corporation
Internal Counter Register (ICR)
VMEbus Address: Base Address + 11B (hex)
AUXMR Control Code: 001 (Binary, Bits 7 - 5)
Attributes: Write Only, Internal to TLC
Accessed through AUXMR
43210
W
0 CLK3 CLK2 CLK1 CLK0
Bit Mnemonic Description
4w 0 Reserved Bit
Write zero to this bit.
3-0w CLK[3-0] Clock Bits 3 through 0
The contents of the ICR are used to divide internal counters that
generate TLC state change delay times used by the IEEE 488
specification. The most familiar of these delay times, T1, is the
minimum delay between placing the data or command bytes on the
GPIB DIO lines and asserting DAV. These delay times vary
depending on the type of transfer in progress and the value of the
AUXRB bit TRI.
For proper operation, ICR should be set to eight because the TLC is
clocked at 8 MHz.