Ibox IPRs

Figure 5–20 Exception Summary Register

63

48 47 46 45 44 43 42 41 40

14 13 12

8

7

6

5

4

3

2

1

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SEXT(SET_IOV)

SET_IOV

SET_INE

SET_UNF

SET_OVF

SET_DZE

SET_INV

PC_OVFL

BAD_IVA

REG[4:0]

INT

IOV

INE

UNF

FOV

DZE

INV

SWC

LK99-0026A

Table 5–9describes the exception summary register fields.

Table 5–9 Exception Summary Register Fields Description

Name

Extent

Type

Description

 

 

 

 

SEXT(SET_IOV)

[63:48]

RO, 0

Sign-extended value of bit 47, SET_IOV.

SET_IOV

[47]

RO

PALcode should set FPCR[IOV].

SET_INE

[46]

RO

PALcode should set FPCR[INE].

SET_UNF

[45]

RO

PALcode should set FPCR[UNF].

SET_OVF

[44]

RO

PALcode should set FPCR[OVF].

SET_DZE

[43]

RO

PALcode should set FPCR[DZE].

SET_INV

[42]

RO

PALcode should set FPCR[INV].

PC_OVFL

[41]

RO

Indicates that EXC_ADDR was improperly sign extended for 48-

 

 

 

bit mode over/underflow IACV.

Reserved

[40:14]

RO, 0

Reserved for COMPAQ.

BAD_IVA

[13]

RO

Bad Istream VA.

 

 

 

This bit should be used by the IACV PALcode routine to deter-

mine whether the offending I-stream virtual address is latched in the EXC_ADDR register or the VA register. If BAD_IVA is clear, EXC_ADDR contains the address; if BAD_IVA is set, VA con- tains the address.

5–14Internal Processor Registers

21264/EV68A Hardware Reference Manual

Page 156
Image 156
Compaq EV68A specifications 9describes the exception summary register fields, Exception Summary Register Fields Description