5–14 InternalP rocessor Registers
21264/EV68A Hardware Reference Manual
Ibox IPRs
Figure 5–20 Excep tion Summary Register
Table5–9 describes the exception summary register fields.
Table 5–9 Exception Summary Register Fields Description
Name Extent Type Description
SEXT(SET_IOV) [63:48] RO,0 Sign-extendedvalue of bit 47, SET_IOV.
SET_IOV [47] RO PALcodeshould set FPCR[IOV].
SET_INE [46] RO PALcodeshould set FPCR[INE].
SET_UNF [45] RO PALcodeshould set FPCR[UNF].
SET_OVF [44] RO PALcodeshould set FPCR[OVF].
SET_DZE [43] RO PALcode shouldset FPCR[DZE].
SET_INV [42] RO PALcodeshould set FPCR[INV].
PC_OVFL [41] RO Indicatesthat EXC_ADDR was improperly sign extended for 48-
bitmode over/underflow IACV.
Reserved [40:14] RO, 0 Reservedfor COMPAQ.
BAD_IVA [13] RO BadIstream VA.
Thisbit should be used by the IACV PALcoderoutine to deter-
minewhether the offending I-streamvirtual address is latchedin
theEXC_ADDR register or the VAregister. IfBAD_IVA is clear,
EXC_ADDRcontains the address; if BAD_IVAis set, VA con-
tains the address.
63 48 847 746 645 544 14 443 13 342 12 241 140 0
SEXT(SET_IOV)
SET_IOV
SET_INE
SET_UNF
SET_OVF
SET_DZE
SET_INV
PC_OVFL
BAD_IVA
REG[4:0]
INT
IOV
INE
UNF
FOV
DZE
INV
SWC
LK
99
-
00
2
6
A