Compaq EV68A specifications Interrupts, 54Cache and External Interfaces

Models: EV68A

1 356
Download 356 pages 47.63 Kb
Page 142
Image 142

Interrupts

BC_CPU_LATE_WRITE_NUM[1:0] = 0x1

BC_LATE_WRITE_NUM[2:0]

= 0x0

BC_LATE_WRITE_UPPER

=

0

DUP_TAG_ENABLE

=

0

4.9 Interrupts

The system may request interrupts by way of the IRQ_H[5:0] pins. These six interrupt sources are identical. They may be asynchronous, are level sensitive, and can be indi- vidually masked by way of the EIE field of the CM_IER IPR. The system designer determines how these signals are used and selects their relative priority.

4–54Cache and External Interfaces

21264/EV68A Hardware Reference Manual

Page 142
Image 142
Compaq EV68A specifications Interrupts, 54Cache and External Interfaces