DS33R11 Ethernet Mapper with Integrated T1/E1/J1 Transceiver

Register Name:

TR.BEC1

Register Description:

BERT Error-Count Register 1

Register Address:

E7h

Bit #

Name

Default

7

6

5

4

3

2

1

0

EC7

EC6

EC5

EC4

EC3

EC2

EC1

EC0

0

0

0

0

0

0

0

0

Bits 0 – 7: Error Counter Bits 0 to 7 (EC0 to EC7). EC0 is the LSB of the 24-bit counter.

Register Name:

TR.BEC2

Register Description:

BERT Error-Count Register 2

Register Address:

E8h

Bit #

Name

Default

7

6

5

4

3

2

1

0

EC15

EC14

EC13

EC12

EC11

EC10

EC9

EC8

0

0

0

0

0

0

0

0

Bits 0 – 7: Error Counter Bits 8 to 15 (EC8 to EC15)

Register Name:

TR.BEC3

Register Description:

BERT Error-Count Register 3

Register Address:

E9h

Bit #

Name

Default

7

6

5

4

3

2

1

0

EC23

EC22

EC21

EC20

EC19

EC18

EC17

EC16

0

0

0

0

0

0

0

0

Bits 0 – 7: Error Counter Bits 16 to 23 (EC16 to EC23). EC0 is the MSB of the 24-bit counter.

295 of 344

Page 295
Image 295
Maxim DS33R11 specifications TR.BEC1, EC7 EC6 EC5 EC4 EC3 EC2 EC1 EC0, TR.BEC2, EC9 EC8, TR.BEC3