DS33R11 Ethernet Mapper with Integrated T1/E1/J1 Transceiver

Register Name:

TR.RSiAF

Register Description:

Received Si Bits of the Align Frame

Register Address:

C8h

Bit #

Name

Default

7

6

5

4

3

2

1

0

SiF0

SiF2

SiF4

SiF6

SiF8

SiF10

SiF12

SiF14

0

0

0

0

0

0

0

0

Bit 7: Si Bit of Frame 0 (SiF0)

Bit 6: Si Bit of Frame 2 (SiF2)

Bit 5: Si Bit of Frame 4 (SiF4)

Bit 4: Si Bit of Frame 6 (SiF6)

Bit 3: Si Bit of Frame 8 (SiF8)

Bit 2: Si Bit of Frame 10 (SiF10)

Bit 1: Si Bit of Frame 12 (SiF12)

Bit 0: Si Bit of Frame 14 (SiF14)

Register Name:

TR.RSiNAF

Register Description:

Received Si Bits of the Nonalign Frame

Register Address:

C9h

Bit #

Name

Default

7

6

5

4

3

2

1

0

SiF1

SiF3

SiF5

SiF7

SiF9

SiF11

SiF13

SiF15

0

0

0

0

0

0

0

0

Bit 7: Si Bit of Frame 1 (SiF1)

Bit 6: Si Bit of Frame 3 (SiF3)

Bit 5: Si Bit of Frame 5 (SiF5)

Bit 4: Si Bit of Frame 7 (SiF7)

Bit 3: Si Bit of Frame 9 (SiF9)

Bit 2: Si Bit of Frame 11 (SiF11)

Bit 1: Si Bit of Frame 13 (SiF13)

Bit 0: Si Bit of Frame 15 (SiF15)

281 of 344

Page 281
Image 281
Maxim DS33R11 specifications TR.RSiAF, Received Si Bits of the Align Frame, C8h, TR.RSiNAF, C9h