DS33R11 Ethernet Mapper with Integrated T1/E1/J1 Transceiver

Figure 12-28. Transmit-Side Boundary Timing, TSYSCLK = 2.048MHz (Elastic Store Enabled)

TSYSCLK

 

CHANNEL 31

CHANNEL 32

CHANNEL 1

TSERI1

LSB MSB

LSB

F4

TSSYNC

 

 

 

 

CHANNEL 31

CHANNEL 32

CHANNEL 1

TSIG

A B C D

A B C D

A

TCHCLK

TCHBLK

NOTE 1: TCHBLK IS PROGRAMMED TO BLOCK CHANNEL 31.

312 of 344

Page 312
Image 312
Maxim DS33R11 specifications 312