MCF51QE128 MCU Series Reference Manual, Rev. 3
Freescale Semiconductor 7
Get the latest version from freescale.com
Contents
Section Number Title Page

Chapter 1

Device Overview

1.1 Devices in the MCF51QE128/64/32 Series ....................................................................................23
1.2 MCU Block Diagram ......................................................................................................................24
1.3 V1 ColdFire Core ............................................................................................................................26
1.4 System Clocks .................................................................................................................................26
1.4.1 Internal Clock Source (ICS) Module ................................................................................ 26
1.4.2 System Clock Distribution ................................................................................................27
1.4.3 ICS Modes of Operation ...................................................................................................29
1.4.3.1 FLL Engaged Internal (FEI) ...........................................................................29
1.4.3.2 FLL Engaged External (FEE) .........................................................................29
1.4.3.3 FLL Bypassed Internal (FBI) ..........................................................................29
1.4.3.4 FLL Bypassed Internal Low-Power (FBILP) .................................................29
1.4.3.5 FLL Bypassed External (FBE) .......................................................................29
1.4.3.6 FLL Bypassed External Low-Power (FBELP) ...............................................30
1.4.3.7 Stop (STOP) ....................................................................................................30

Chapter 2

Pins and Connections

2.1 Device Pin Assignment ...................................................................................................................33
2.2 Recommended System Connections ...............................................................................................35
2.2.1 Power ................................................................................................................................37
2.2.2 Oscillator ...........................................................................................................................37
2.2.3 RESET and RSTO ............................................................................................................37
2.2.4 Background / Mode Select (BKGD/MS) ..........................................................................38
2.2.5 ADC Reference Pins (VREFH, VREFL) .............................................................................39
2.2.6 General-Purpose I/O and Peripheral Ports ........................................................................39

Chapter 3

Modes of Operation

3.1 Introduction .....................................................................................................................................43
3.2 Features ...........................................................................................................................................43
3.3 Overview .........................................................................................................................................44
3.4 Debug Mode ....................................................................................................................................48
3.5 Secure Mode ....................................................................................................................................48
3.6 Run Modes ......................................................................................................................................49
3.6.1 Run Mode .........................................................................................................................49
3.6.2 Low-Power Run Mode (LPrun) ........................................................................................49
3.6.2.1 BDM in Low-Power Run Mode .....................................................................49