Chapter 3 Modes of Operation

3FBELP refers to the ICS FLL bypassed external low-power state. See Chapter 12, “Internal Clock Source (S08ICSV3),” for more details.

4The PTA5/IRQ/TPM1CLK/RESET pin also has a direct connection to the on-chip regulator wakeup input. Asserting this pin low while in stop2 triggers the PMC to wakeup. As a result, the device undergoes a power-on-reset sequence.

MCF51QE128 MCU Series Reference Manual, Rev. 3

Freescale Semiconductor

55

Get the latest version from freescale.com

Page 55
Image 55
Freescale Semiconductor MCF51QE128RM manual Get the latest version from freescale.com