13.1.5Block Diagram

Figure 13-2is a block diagram of the IIC.

Address

Data Bus

 

Interrupt

ADDR_DECODE

DATA_MUX

CTRL_REG

FREQ_REG ADDR_REG

STATUS_REG

DATA_REG

Input

 

 

Sync

 

 

 

Start

In/Out

 

Data

 

Stop

 

Shift

Arbitration

Register

 

Control

 

 

Clock

 

 

Control

 

Address

 

 

Compare

SCL

SDA

 

Figure 13-2. IIC Functional Block Diagram

13.2External Signal Description

This section describes each user-accessible pin signal.

13.2.1SCL — Serial Clock Line

The bidirectional SCL is the serial clock line of the IIC system.

13.2.2SDA — Serial Data Line

The bidirectional SDA is the serial data line of the IIC system.

13.3Register Definition

This section consists of the IIC register descriptions in address order.

MCF51QE128 MCU Series Reference Manual, Rev. 3

Freescale Semiconductor

2-263

Page 263
Image 263
Freescale Semiconductor MCF51QE128RM manual SCL Serial Clock Line, SDA Serial Data Line, Freescale Semiconductor 263