Intel mcs-48 manual This configuration is explained in section, F1L, Reset

Models: mcs-48

1 478
Download 478 pages 26.88 Kb
Page 121
Image 121

APPLICATION EXAMPLES

+5V +5V GND GND

140 15 bo 11

21Vee VOD Vss CE

A8

22A9

23Al0

12ADO

13AD1

14AD2

15AD3

16AD4

17AD58355

18AD68755A

19AD7 2Kx 8

PAO g...

PAl ~ PA2 ~ PA3 ~ PA4 ~ PA5 ~ PA6 ~

PA7 F-'-

PBO ~ PBl ~ PB2 ~

1/0

8

ROM

PB3 ~

 

 

 

 

 

OPTIONAL GATE

 

 

 

 

 

 

TO PREVENT

 

 

 

 

 

 

 

"HOLE" IN

 

 

~

 

 

 

+5V

GND

PROGRAM

 

 

 

 

 

 

 

MEMORY

 

 

-1..)

 

 

 

tl26 L

 

 

 

 

 

 

 

 

 

 

 

 

Vee

VOD Vss

Pl0 ~

 

 

 

2

 

 

 

 

 

 

XTAL 1

 

P11 ~

 

 

 

 

 

 

P12

~

 

 

 

3

 

 

P13

~

 

 

 

 

XTAL2

 

P14 rll-

 

 

 

 

 

 

P15 f#-

 

 

 

4

 

 

P16 rE-

 

 

 

 

RESET

 

P17

~

 

 

 

7

 

 

P20

~

 

 

 

 

EA

 

P21 ~

 

 

-

 

 

8049

P22

23

 

 

 

5

 

24

 

 

 

Sri

8048

P23

~

 

 

NC

 

P24

 

 

 

8748

 

 

 

 

 

P25

~

 

 

 

 

 

 

P26

~

}

110

 

 

 

 

 

P27

f1L

 

 

 

1

 

 

 

 

 

 

 

--39

TO

 

DBO 12

 

 

 

 

 

DBl

13

 

 

 

--6

T1

 

DB214

 

 

 

 

DB3 15

 

 

 

--

INT

 

DB4 16

 

 

 

 

 

DB5 17

 

 

 

 

 

 

 

DB6 18

 

 

 

 

 

 

 

DB7 19

 

 

ALE PSEN PROG WR AD 11 9 125 10 18

CAN BE SUPPLI ED BY SYSTEM

RESET OR PORT LINE OF 8048

lOR

~lOW

9

RD

,--2l. ALE

2

CE

---! RESET

JX J:

T Gr

4020

VeeVss

12ADO

13ADl

14AD2

15AD3

16AD4

17AD5

18AD68156

19 AD7 256 X 8

RAM

7

101M

9

AD

10_

WR

~ALE

8 CE

~RESET TIMER TIMER

OUTIN

l6t3

i

TIMER

PB4 ~ PB5 ~ PB6 ~ PB7 F -

PAO #- PAl ~

PA2 ~ PA3 ~ PA4 ~ PA5 ~ PA6 ~ PA7 ~

PCO ~ PCl ~ PC2 ~ PC3 ~ PC4 ~ PC5 ~

PBO ~ PBl S- PB2 ~ PB3 ~ PB4 IJ4

PB5 tJt-

PB6 ~ PB7 F -

1/0

• This configuration is explained in section 3.4

THE THREE CHIP SYSTEM

5-10

Page 121
Image 121
Intel mcs-48 manual This configuration is explained in section, F1L, Reset