Intel mcs-48 manual Serves as address latch, Tt-2 A7, 17&A3

Models: mcs-48

1 478
Download 478 pages 26.88 Kb
Page 118
Image 118

APPLICATION EXAMPLES

 

 

+5V

GND

 

 

 

b26 L

 

 

 

Vee

Voo Vss

~

rll

 

2

Pl0

:::t::

• XTAL1

Pll

#--

 

P12 ~

 

~ 3

P13 ~

 

 

+5V

+5V

GNO

 

124

112

124

Vee

GNO

Vee

8212

~ A9

LATCH

~ A8

+12V -5V GNO

119 121 112

Voo V•• Vss

::r

3

4 1

HI

• XTAL 2

P14 #-

5

01,

tt-2 A7

 

 

 

P15

#--

f------l r--! RESET

 

P16

#-

 

P17

dL.

 

 

 

 

21

 

7

8049

P20 ~I-

 

EA

P21

~~

 

 

8048

P22

-:....

5

8748

P23

24

 

NC - ss

 

P24

~

7 01,

169 01,013 01,

~ 01.

~ 01, -#01.

14

CLR

DO,

DO,

003

DO,

DO,

DO.

DO,

DO.

~ A6 ~ A5 ~ A4

'17&"A3

~ A2 ~ Al f"'---"-AO

8708

1K X 8

 

 

 

8035*

 

P25

36

 

 

 

8039*

 

~

 

 

 

 

 

P26

~

 

 

 

 

 

P27 =-

1

 

 

 

 

OBO 12

---39

TO

 

 

 

 

 

 

OBl

13

---6

T1

 

 

 

OB2

14

 

 

 

 

OB3 15

---

INT

 

 

 

OB4 16

 

 

 

 

OB5

17

 

 

 

 

 

OB6 18

 

 

 

 

 

OB7

19

 

ALE !'SEN PROG WR Ali

 

 

11

19

125

110

18

 

*EA = 5V FOR 8035/8039

 

 

 

 

 

OS, MO OS,

13 12-:!;

+5V

9 01

10 02

11 03

13 04

14 05

15 06

16 07

17 08

EPROM

CSIWE

20

1

8212 serves as address latch

Address is valid while ALE is high and is latched when ALE goes low

EXTERNAL PROGRAM MEMORY

5-7

Page 118
Image 118
Intel mcs-48 manual Serves as address latch, Tt-2 A7, 17&A3