Intel mcs-48 manual PIN Configuration, PIN Connection During Read or Program

Models: mcs-48

1 478
Download 478 pages 26.88 Kb
Page 269
Image 269

intel~

2708

8K (1 K x 8) UV ERASABLE PROM

Max. Power Max. Access

2708 800mW 450ns

2708L 425mW 450ns

2708·1 800mW 350ns

2708·6 800mW 550ns

Low Power Dissipation - 425 mW Max. (270SL)

Fast Access Time - 350 ns Max. (270S·1)

Static - No Clocks Required

Data Inputs and Outputs TTL Compatible during both Read and Program Modes

Three·StateCapability Outputs - OR·Tie

The Intel@ 2708 is an 8192-bit ultraviolet light erasable and electrically reprogrammable EPROM, Ideally suited where fast turnaround and pattern experimentation are Important requirements. All data Inputs and outputs are TTL com- patible during both the read and program modes. The outputs are three-state, allowing direct interface with common system bus structures.

The 2708L at 425mW is available for systems requiring lower power dissipation than from the 2708. A power dissipation savings of over 50% without any sacrifice in speed is obtained with the 2708L. The 2708L has high input noise Immunity and is specified at 10% power supply tolerance. A high-speed 2708-1 is also available at 350ns for microprocessors requiring fast access times.

The 2708 family is fabricated with the N-channel silicon gate FAMOS technology and is available in a 24-pln dual in-line package.

PIN CONFIGURATION

 

 

 

 

BLOCK DIAGRAM

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

DATA OUTPUT

 

 

A,

 

 

 

~e

 

 

 

 

 

 

00-07

 

 

 

 

 

 

 

 

 

 

 

 

I

 

 

 

 

 

 

A.

 

 

 

 

 

 

 

 

 

A.

 

 

 

 

 

 

 

 

 

 

 

t t

 

As

 

 

 

A9

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A.

 

 

 

~.

 

 

CHIP SELECT

 

 

 

 

 

 

 

 

 

 

 

lOGIC

 

OUTPUT BUFFERS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A,

 

 

 

CSNIE

 

 

 

 

 

 

 

 

 

 

A2

 

 

 

lobo

 

 

 

v

 

 

 

 

 

 

A,

 

 

 

 

 

 

 

 

 

V GATING

 

 

 

 

 

PROGRAM

 

 

 

DECODER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

(UB) Ao

 

 

 

071MSBI

 

 

 

 

 

 

 

 

 

 

ILSBIOo

 

 

 

00

ADDRESS

 

 

 

 

 

 

 

 

 

 

 

 

INPUTS

.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

s -

 

 

 

 

 

 

 

0,

 

 

 

Os

 

A._

X

 

 

64 X 128

 

 

 

 

 

 

 

 

A,-

 

 

 

 

 

 

 

02

 

 

 

0,

 

A.

DECODER

 

 

ROM ARRAY

 

 

 

 

 

 

 

 

~-

 

 

 

 

 

 

 

~

 

 

 

03

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

PIN CONNECTION DURING READ OR PROGRAM

 

 

 

PIN NAMES

 

 

 

 

PIN NUMBER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Ao·Ag

ADDRESS INPUTS

 

 

 

 

ADDRESS

 

 

 

 

 

 

 

 

 

DATA I/O

INPUTS

 

 

 

 

 

 

01..()a

DATA OUTPUTS/INPUTS

 

 

 

 

 

 

 

 

 

 

 

 

9-11.

1-8.

V,.

PROGRAM

Voo

CStwE

Va.

Vee

C /WE

CHIPSELECT/WRITE ENABLE INPUT

 

 

 

 

 

 

 

MODE

 

13·17

22.23

12

18

19

20

21

2'

 

 

 

 

 

READ

 

DOUT

AIN

GND

GND

+12

VIL

-s

+5

 

 

 

 

 

DESELECT

HIGH IMPEDANCE DON'TeARE

GND

GND

+12

V,H

-5

+s

 

 

 

 

 

PROGRAM

D,N

A'N

GND

PULSED

+12

VIHW

-5

+s

 

 

 

 

 

 

 

 

 

 

NY

 

 

 

 

INTEL CORPORATION ASSUMES NO RESPONSIBllITV FOR THE USE OF ~NV CIRCUITRV OTHER THAN CIRCUITRV EMBODIED IN AN INTEL PRODUCT. NO OTHER CIRCUIT PATENT LICENSES ARE IMPLIED.

@INTELCORPORATION 1980

 

 

 

8-8

 

 

 

 

 

January 1980

 

.

 

 

 

 

 

 

 

 

 

 

AFN-ol104A-ol

Page 269
Image 269
Intel mcs-48 manual PIN Configuration, PIN Connection During Read or Program