UM10237_2 © NXP B.V. 2008. All rights reserved.
User manual Rev. 02 — 19 December 2008 107 o f 792
NXP Semiconductors UM10237
Chapter 6: LPC24XX Memory Accelerator Module (MAM)
Table 101. Sug ge stions for MAM timing selection
system clock Number of MAM fetch cycles in MAMTIM
(see Table6– 100)
< 20 MHz 1 CCLK
20 MHz to 40 MHz 2 CCLK
40 MHz to 60 MHz 3 CCLK
> 60 MHz 4 CCLK