UM10237_2 © NXP B.V. 2008. All rights reserved.
User manual Rev. 02 — 19 December 2008 772 o f 792
NXP Semiconductors UM10237
Chapter 36: LPC24XX Supplementary information
Table 656.Interrupt Terminal Count Clear register
(DMACIntClear - address 0xFFE0 4008) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .722
Table 657.Interrupt Error Status register
(DMACIntErrorStatus - address 0xFFE0 400C) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .723
Table 658.Interrupt Error Clear register (DMACIntErrClr -
address 0xFFE0 4010) bit description . . . . . .723
Table 659.Raw Interrupt Terminal Count Status register
(DMACRawIntTCStatus - address 0xFFE0 4014)
bit description. . . . . . . . . . . . . . . . . . . . . . . . .723
Table 660.Raw Error Interrupt Status register
(DMACRawIntErrorStatus - address
0xFFE0 4018) bit description . . . . . . . . . . . . .724
Table 661.Enabled Channel register (DMACEnbldChns -
address 0xFFE0 401C) bit description . . . . . .724
Table 662.Software Burst Request register (DMACSoftBReq
- address 0xFFE0 4020) bit description . . . . .724
Table 663.Software Single Request register
(DMACSoftSReq - address 0xFFE0 4024) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .725
Table 664.Software Last Burst Request register
(DMACSoftLBReq - address 0xFFE0 4028) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .725
Table 665.Software Last Single Request register
(DMACSoftLSReq - address 0xFFE0 402C) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .726
Table 666.Configuration register (DMACConfiguration -
address 0xFFE0 4030) bit description . . . . . .726
Table 667.Synchronization register (DMACSync - address
0xFFE0 4034) bit description . . . . . . . . . . . . .726
Table 668.Channel Source Address registers
(DMACC0SrcAddr - address 0xFFE0 4100 and
DMACC1SrcAddr - address 0xFFE0 4120) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .727
Table 669.Channel Destination Address registers
(DMACC0DestAddr - address 0xFFE0 4104 and
DMACC1DestAddr - address 0xFFE0 4124) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .728
Table 670.Channel Linked List Item registers (DMACC0LLI -
address 0xFFE0 4108 and DMACC1LLI - address
0xFFE0 4128) bit description . . . . . . . . . . . . .728
Table 671.Channel Control registers (DMACC0Control -
address 0xFFE0 410C and DMACC1Control -
address 0xFFE0 412C) bit description . . . . . .729
Table 672.Source or destination burst size. . . . . . . . . . .729
Table 673.Source or destination transfer width. . . . . . . . 730
Table 674.Protection bits. . . . . . . . . . . . . . . . . . . . . . . . .730
Table 675.Channel Configuration registers
(DMACC0Configuration - address 0xFFE0 4110
and DMACC1Configuration - address
0xFFE0 4130) bit description . . . . . . . . . . . . .731
Table 676.Flow control and transfer type bits . . . . . . . . .733
Table 677.DMA request signal usage . . . . . . . . . . . . . . .737
Table 678.EmbeddedICE pin description . . . . . . . . . . . .741
Table 679.EmbeddedICE logic registers. . . . . . . . . . . . . 742
Table 680.ETM configuration . . . . . . . . . . . . . . . . . . . . .744
Table 681.ETM pin description . . . . . . . . . . . . . . . . . . . .745
Table 682.ETM Registers. . . . . . . . . . . . . . . . . . . . . . . . 746
Table 683.RealMonitor stack requirement . . . . . . . . . . .751
Table 684.Acronyms and abbreviations . . . . . . . . . . . . . 759