xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxx x xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxx xxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
UM10237_2 © NXP B.V. 2008. All rights reserved.
User manual Rev. 02 — 19 December 2008 425 of 792
NXP Semiconductors UM10237
Chapter 16: LPC24XX Universal Asynchronous Receiver/Transmitter
[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.
LSR Line Status
Register RX
FIFO
Error
TEMT THRE BI FE PE OE DR RO 0x60 U0LSR - 0xE000 C014
U2LSR - 0xE007 8014
U3LSR - 0xE007 C014
SCR Scratch Pad
Register 8 bit Data R/W 0x00 U0SCR -
0xE000 C01C
U2SCR -
0xE007 801C
U3SCR -
0xE007 C01C
ACR Auto-baud
Control
Register
Reserved [31:10] ABTO
IntClr ABEO
IntClr R/W 0x00 U0ACR -
0xE000 C020
U2ACR - 0xE007 8020
U3ACR -
0xE007 C020
Reserved [7:3] Auto
Reset Mode Start
ICR IrDA Control
Register Reserved PulseDiv FixPulse
En IrDAInv IrDAEn R/W 0 U3ICR - 0xE000 C024
(UART3 only)
FDR Fractional
Divider Register MulVal DivAddVal R/W 0x10 U0FDR - 0xE000 C028
U2FDR - 0xE007 8028
U3FDR - 0xE007 C028
TER Transmit
Enable Register TXEN Reserved R/W 0x80 U0TER - 0xE000 C030
U2TER - 0xE007 8030
U3TER - 0xE007 C030
Table 377. UAR T Reg ister Map
Generic
Name Description Bit functions and addresses Acces
sReset
value[
1]
UARTn Register
Name & Address
MSB LSB