xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxx x xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxx xxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
UM10237_2 © NXP B.V. 2008. All rights reserved.
User manual Rev. 02 — 19 December 2008 446 of 792
NXP Semiconductors UM10237
Chapter 17: LPC24XX Universal Asynchronous Receiver/Transmitter
[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.
U1ACR Autobaud
Control
Register
Reserved [31:10] ABTO
IntClr ABEO
IntClr R/W 0x00 0xE001 0020
Reserved [7:3] Auto
Reset Mode Start
U1FDR Fractional
Divider
Register
Reserved [31:8] R/W 0x10 0xE001 0028
Mulval DivAddVal
U1TER Transmit
Enable
Register
TXEN Reserved R/W 0x80 0xE001 0030
Table 396: UART1 register map …continued
Name Description Bit functions and addresses Access Reset
Value[1] Address
MSB LSB