Manuals
/
Intel
/
Computer Equipment
/
Computer Accessories
Intel
845
manual
124
Models:
845
1
124
148
148
Download
148 pages
19.63 Kb
121
122
123
124
125
126
127
128
<
>
Power Characteristics
System Block Diagram
Signal Description
System Bus Error Checking
Routing Configuration Accesses
Reset States During Reset
Command/Byte Enable
Powerdown Flow
Intel 82845 MCH Features
SideBand Address Enable Sbaen
Page 124
Image 124
Electrical Characteristics
R
This page is intentionally left blank.
124
Intel
®
82845 MCH for SDR Datasheet
Page 123
Page 125
Page 124
Image 124
Page 123
Page 125
Contents
Intel 845 Chipset 82845 Memory Controller Hub MCH for SDR
Document Number
Intel 82845 MCH for SDR Datasheet
Contents
Register Device
SMLT1-Secondary Master Latency Timer Register Device
System Management Mode SMM Memory Range 103
PMBASE1-Prefetchable Memory Base Address
PMLIMIT1-Prefetchable Memory Limit Address
114
115
117
118
Tables
Revision History
Revision Description Date
Intel 82845 MCH Features
System Block Diagram
General Terminology
Terminology and Notations
Term Description
Data Type Notation
Number Format Notation
Data Type Size
Number Format Notation Example
Reference Documents
Document
Intel 845 Chipset System Architecture
Intel 82845 MCH Overview
System Bus Error Checking
System Bus Interface
System Memory Interface
AGP Interface
Memory Capacity
Technology SDR PC133
Hub Interface
Intel MCH Clocking
Intel MCH Clock Ratio Table
Interface Speed Processor Bclk
Powerdown Flow
System Interrupts
Signal Description
Intel MCH Simplified Block Diagram
System Bus Signals
Signal Name Type Description
DBIx# Data Bits
Strobe Address Bits
Strobe Data Bits
RS20 Response Type
Hub Interface Signals
SDR Sdram Interface Signals
Sdram Column Address Strobe SCAS# is used with SRAS#
AGP Interface Signals
AGP Addressing Signals
During SBA Operation Not Used
During FRAME# Operation Not Used
AGP Flow Control Signals
AGP Status Signals
RBF#
WBF#
AGP Strobes Signals
5 AGP/PCI Signals
Command/Byte Enable
Parity
Clocks, Reset, and Miscellaneous Signals
Bclk
BCLK# Cmos
RSTIN#
AGTL+ Bus Termination Voltage Inputs These pins provide
Voltage Reference and Power Signals
System Memory Rcomp
Reset States During Reset
Signal Name
State
System Bus Interface
Register Description
Register Terminology
Intel MCH Internal Device Assignments
PCI Bus Configuration Space Access
MCH Function Bus 0, Device #
Standard PCI Bus Configuration Mechanism
Routing Configuration Accesses
CONFADDR-Configuration Address Register
I/O Mapped Registers
Configuration Enable Cfge
Bit Descriptions
CONFDATA-Configuration Data Register
Address 0CFCh Default Value 00000000h Access Size Bits
Memory-Mapped Register Space
Memory-mapped Register Address Map
DRAMWIDTH-DRAM Width Register
Address Offset 2Ch Default Value 00h Access Size Bits
Row Parameters SDR Clocks Affected
DQCMDSTR-Strength Control Register SDQ and CMD Signal Groups
CKESTR-Strength Control Register Scke Signal Group
Memory Address Offset 31h Default Value 00h Access Size Bits
CSBSTR-Strength Control Register SCS# Signal Group
Memory Address Offset 32h Default Value 00h Access Size Bits
CKSTR-Strength Control Register Clock Signal Group
Memory Address Offset 33h Default Value 00h Access Size Bits
RCVENSTR-Strength Control Register Rcvenout Signal Group
Memory Address Offset 34h Default Value 00h Access Size Bits
Intel MCH Configuration Space Device
Address Register Register Name Default Access
Host-Hub Interface Bridge Device Registers Device
Value
EAP
Fdhc
Smram
Esmramc
VID-Vendor Identification Register Device
DID-Device Identification Register Device
Bit Description
Bit Description
PCICMD-PCI Command Register Device
Address Offset 04-05h Default 0006h Access Size Bits
PCISTS-PCI Status Register Device
Address Offset 06-07h Default Value 0090h Access
Size Bits
Address Offset 0Ah Default Value 00h Access Size Bits
Address Offset 0Bh Default Value 06h Access Size Bits
RID-Revision Identification Register Device
SUBC-Sub-Class Code Register Device
MLT-Master Latency Timer Register Device
Address Offset 0Dh Default Value 00h Access Size Bits
Address Offset 0Eh Default 00h Access Size Bits
Bit Description Hardwired to 00h. Writes have no effect
APBASE-Aperture Base Configuration Register Device
Offset 10-13h Default 00000008h Access Size Bits
SID-Subsystem Identification Device
SVID-Subsystem Vendor Identification Device
CAPPTR-Capabilities Pointer Device
AGPM-AGP Miscellaneous Configuration Register Device
Address Offset 51h Default Value 00h Access Size Bits
Offset 60-67h DRB0-DRB7 Default 00h Access Size Bits
15 DRB07-DRAM Row Boundary Registers Device
Offset 70-73h DRA0-DRA3 Default 00h Access Size Bits
DRA-DRAM Row Attribute Registers Device
Corresponding row
Offset 78-7Bh Default 00000010h Access Size Bits
DRT-DRAM Timing Register Device
DRC-DRAM Controller Mode Register Device
Offset 7C-7Fh Default 00000000h Access Size Bits
= Normal operation
EAP-Error Address Pointer Register Device
DERRSYN-DRAM Error Syndrome Register Device
Address Offset 86h Default Value 00h Access Size Bits
21 PAM06-Programmable Attribute Map Registers Device
Bits 7 Bits 6 Bits 5 Bits 4 Description
PAM Register Attributes
PAM6 PAM5 PAM4 PAM3 PAM2 PAM1 PAM0
DOS Application Area 00000h-9FFFh
PAM Reg Attribute Bits Memory Segment Comments Offset
Address Offset 97h Default Value 00h Access Size Bits
FDHC-Fixed Dram Hole Control Register Device
Global Smram Enable GSMRAME-R/W/L
SMRAM-System Management RAM Control Register Device
SMRAMCache SMCACHE-RO. Hardwired to
SMRAML1EN SML1-RO. Hardwired to
SMRAML2EN SML2-RO. Hardwired to
ESMRAMC-Extended System Mgmt RAM Control Register Device
ACAPID-AGP Capability Identifier Register Device
AGPSTAT-AGP Status Register Device
This register reports AGP device capability/status
AGPCMD-AGP Command Register Device
SideBand Address Enable Sbaen
AGP Enable Agpen
Fast Write Enable Fwen
AGPCTRL-AGP Control Register Device
Data Rate 4x Override
APSIZE-Aperture Size Device
Address Offset B4h Default Value 00h Access Size Bits
Aperture Size
ATTBASE-Aperture Translation Table Base Register Device
AMTT-AGP Interface Multi-Transaction Timer Register Device
Address Offset BCh Default Value 00h Access Size Bits
LPTT-AGP Low Priority Transaction Timer Register Device
Address Offset BDh Default Value 00h Access Size Bits
Address Offset C4-C5h Default Value 0100h Access Size Bits
TOM-Top of Low Memory Register Device
Offset C6-C7h Default 0000h Access Size Bits
MCHCFG-MCH Configuration Register Device
Apic Memory Range Disable APICDIS-R/W
ERRSTS-Error Status Register Device
Address Offset C8-C9h Default Value 0000h Access Size Bits
ERRCMD-Error Command Register Device
Address Offset CA-CBh Default Value 0000h Access Size Bits
Single-bit Dram ECC Error Flag Dserr
Serr on Non-DRAM Lock Lckerr
Serr on AGP Access Outside of Graphics Aperture Oogfserr
Serr on Invalid AGP Access Iaafserr
Serr Multiple-Bit Dram ECC Error Dmerrserr
Serr on Single-bit ECC Error Dserr
SMICMD-SMI Command Register Device
SCICMD-SCI Command Register Device
Address Offset CC-CDh Default Value 0000h Access Size Bits
Address Offset CE-CDh Default Value 0000h Access Size Bits
Address Offset E4h Default Value 0104A009h Access Size Bits
Address Offset DE-DFh Default Value 0000h Access Size Bits
SKPD-Scratchpad Data Register Device
Address Symbol Name Default Access
Bridge Registers Device
2 DID1-Device Identification Register Device
1 VID1-Vendor Identification Register Device
Drtc
PCICMD1-PCI-PCI Command Register Device
Address Offset 04-05h Default 0000h Access
Parity Error Enable PERRE1-RO. Not Implemented Hardwired to
Memory Access Enable MAE1-R/W
Address Offset 06-07h Default Value 00A0h Access
Detected Parity Error DPE1-RO. Not Implemented Hardwired to
Signaled System Error SSE1-R/WC
PCISTS1-PCI-PCI Status Register Device
Address Offset 0Ah Default Value 04h Access Size Bits
5 RID1-Revision Identification Register Device
SUBC1-Sub-Class Code Register Device
7 BCC1-Base Class Code Register Device
8 MLT1-Master Latency Timer Register Device
Offset 0Eh Default 01h Access Size Bits
Offset 18h Default 00h Access Size Bits
9 HDR1-Header Type Register Device
Offset 19h Default 00h Access Size Bits
Offset 1Ah Default 00h Access Size Bits
SBUSN1-Secondary Bus Number Register Device
SUBUSN1-Subordinate Bus Number Register Device
SMLT1-Secondary Master Latency Timer Register Device
Address Offset 1Bh Default Value 00h Access Size Bits
IOBASE1-I/O Base Address Register Device
IOLIMIT1-I/O Limit Address Register Device
Address Offset 1E-1Fh Default Value 02A0h Access
Detected Parity Error DPE1-R/WC
SSTS1-Secondary PCI-PCI Status Register Device
Received Master Abort Status RMAS1-R/WC
Address Offset 20-21h Default Value FFF0h Access Size Bits
Address Offset 22-23h Default Value 0000h Access Size Bits
MBASE1-Memory Base Address Register Device
MLIMIT1-Memory Limit Address Register Device
Address Offset 24-25h Default Value FFF0h Access Size Bits
Address Offset 26-27h Default Value 0000h Access Size Bits
PMBASE1-Prefetchable Memory Base Address Register Device
PMLIMIT1-Prefetchable Memory Limit Address Register Device
Address Offset 3Eh Default 00h Access
BCTRL1-PCI-PCI Bridge Control Register Device
Address Offset 40h Default Value 00h Access Size Bits
ERRCMD1-Error Command Register Device
Serr on Receiving Target Abort Serta
Write Thermal Management Mode WTMMode
Address Offset 50-57h Default Value 00h Access Size Bits
DWTC-DRAM Write Thermal Management Control Register Device
Read Thermal Management Mode RTMMode
DRTC-DRAM Read Thermal Management Control Register Device
This page is intentionally left blank
Memory Address Ranges
Addressable Memory Space
DOS Compatible Area Address Map
VGA and MDA Memory Space
Vgab
PAM Memory Spaces
ISA Hole Memory Space
Tseg SMM Memory Space
Ioapic Memory Space
System Bus Interrupt Apic Memory Space
High SMM Memory Space
AGP Memory Address Ranges
AGP Aperture Space Device 0 BAR
AGP Memory and Prefetchable Memory
Hub Interface Subtractive Decode
System Management Mode SMM Memory Range
AGP Dram Graphics Aperture
SMM Space Definition
SMM Space Restrictions
SMM Space Address Ranges
Tseg
Intel MCH Decode Rules and Cross-Bridge Address Mapping
I/O Address Space
Hub Interface Decode Rules
Cycles Initiated Using AGP FRAME# Protocol
AGP Interface Decode Rules
Dynamic Bus Inversion
System Bus
DBI30#
System Bus Interrupt Delivery
Upstream Interrupt Messages
Memory Organization and Configuration
Supported Dimm Configurations
System Memory Interface
Single Data Rate SDR Sdram Interface Overview
Data Bytes on Dimm Used for Programming Dram Registers
Byte Function
Memory Address Translation and Decoding
Address Translation and Decoding
Dram Performance Description
AGP Interface Overview
AGP Target Operations
BE30# MCH Host Bridge Command Encoding
Response as PCIx Target
AGP Signal Levels
AGP Transaction Ordering
4 4x AGP Protocol
Fast Writes
AGP FRAME# Transactions on AGP
PCI Command BE30# Intel MCH Encoding
Data Rate Control Bits
116
Power and Thermal Management
Processor Power State Control
Intel MCH Clocking
Intel MCH System Reset and Power Sequencing
Sleep State Control
Power Characteristics
Power Characteristics
Absolute Maximum Ratings
Absolute Maximum Ratings
Signal Groups
Signal Groups
Signal Signal Type Signals
BCLK, BCLK#
DC Characteristics
DC Characteristics
Intel 82845 MCH for SDR Datasheet 123
124
Ballout and Package Information
Intel 82845 MCH Ballout Diagram Top View-Left Side
Intel 82845 MCH Ballout Diagram Top View-Right Side
Signal Name Ball #
HADSTB0# HADSTB1#
AA2
AB5
AA5
130
SBA4
SBA5
SBA6
SBA7
132
VSSA1
VSSA0
Intel MCH FC-BGA Package Dimensions Top and Side View
Package Mechanical Information
Intel MCH FC-BGA Package Dimensions Bottom View
136
XOR Test Mode Initialization
XOR Tree Chain
Chain 0 Ball Element # Signal Name Initial Logic
XOR Chains
XOR Chain
AE6 HDSTBP1#
SCK10
Chain 1 Ball Element # Signal Name Initial Logic
SDQ22
Chain 2 Ball Element # Signal Name Initial Logic Level
SDQ65
SBCS1
Chain 3 Ball Element # Signal Name Initial Logic Level
SDQ64
Chain 4 Ball Element # Signal Name Initial Logic Level
Adstb
Chain 5 Ball Element # Signal Name Initial Logic Level
Gado
Intel 82845 MCH for SDR Datasheet 145
Chain 6 Ball Element # Signal Name Initial Logic Level
AH9 DBI2#
Chain 7 Ball Element # SDR Ball name Initial Logic Level
AE6 HDSTBN1#
AD5 DBI0#
AD4 HDSTBN0#
148
Top
Page
Image
Contents