User’s Manual
IBM PowerPC 750GX and 750GL RISC Microprocessor
7.2.4.4 Cache InhibitThe cache inhibit (CI) signal is an output signal on the 750GX.
State | Asserted | Indicates that a |
|
| of the I bit for the block or page that contains the address of the current |
|
| transaction. |
| Negated | Indicates that a burst transfer will allocate the 750GX |
Timing | Assertion/ | The same as |
| Negation/ |
|
| High |
|
| Impedance |
|
The
State | Asserted | Indicates that a |
|
| value of the W bit for the block or page that contains the address of the |
|
| current transaction. Assertion during a read operation indicates a data load. |
| Negated | Indicates that a write transaction is not |
|
| tion, negation indicates an instruction load. |
Timing | Assertion/ | The same as |
| Negation/ |
|
| High |
|
| Impedance |
|
Signal Descriptions | gx_07.fm.(1.2) |
Page 260 of 377 | March 27, 2006 |