User’s Manual
IBM PowerPC 750GX and 750GL RISC Microprocessor
NaN | not a number |
|
no operation |
| |
OEA | operating environment architecture |
|
PID | processor identification tag |
|
PLL |
| |
PLRU | pseudo least recently used |
|
PMCn |
| |
POR |
| |
POWER | Performance Optimized with Enhanced RISC architecture |
|
PTE | page table entry |
|
PTEG |
| |
PVR | Processor Version Register |
|
RAW |
| |
RISC | reduced instruction set computing |
|
RTL | register transfer language |
|
RWITM | read with intent to modify |
|
RWNITM | read with no intent to modify |
|
SDA | sampled data address register |
|
SDR1 | Register that specifies the page table base address for | |
tion. |
| |
|
| |
SIA | Sampled Instruction Address Register |
|
SPR |
| |
SRn | Segment Register |
|
SRR0 | Machine Status Save/Restore Register 0 |
|
SRR1 | Machine Status Save/Restore Register 1 |
|
SRU | system register unit |
|
TAU |
| |
TB |
| |
TBL | Time Base Lower Register |
|
TBU | Time Base Upper Register |
|
|
| |
gx_acronyms.fm.(1.2) | Acronyms and Abbreviations | |
March 27, 2006 |
| Page 367 of 377 |