User’s Manual
IBM PowerPC 750GX and 750GL RISC Microprocessor
Figure
BR
ADDRESSBG
ARBITRATION
|
|
|
| ABB |
| ||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| TS |
|
|
|
|
|
|
|
|
|
|
|
|
|
| |
|
|
|
| A[0:31] |
| ||||
ADDRESS START/ |
| AP[0:3] |
| ||||||
ADDRESS TRANSFER/ | TT[0:4] |
| |||||||
TRANSFER ATTRIBUTE |
|
|
|
|
|
|
| ||
|
|
|
|
|
|
| |||
TBST |
| ||||||||
|
|
|
|
| |||||
|
|
|
| TSIZ[0:2] |
| ||||
|
|
|
|
|
|
|
|
|
|
|
|
|
| GBL |
|
|
| ||
|
|
|
|
|
|
|
|
|
|
WT
CI
AACK
ADDRESS
TERMINATIONARTY
DBG
DATADBWO
ARBITRATION
|
|
|
|
| DBB | ||
DATA |
|
|
|
| D[0:63] | ||
|
|
|
| ||||
|
|
|
| ||||
| DP[0:7] | ||||||
TRANSFER |
|
|
|
| |||
DBDIS | |||||||
|
|
|
|
| |||
|
|
|
|
|
|
|
TA
DATADRTRY
TERMINATION
TEA
1
1
1
1
32
4
5
1
3
11
11
11
750GX 1
11
1
1
1
11
11
11
1
641
8
11
5
11
12
1
5
3
INT
SMI
MCP
SRESET
HRESET
RSRVR
TBEN
TLBI SYNC
QREQ
QACK
CKSTP_IN
CKSTP_OUT
SYSCLK
PLL_CFG[0:4]
CLK_OUT
PLL_RNG[0:1]
JTAG / COP
FACTORY TEST
INTERRUPTS/ RESETS
PROCESSOR STATUS/ CONTROL
CLOCK
CONTROL
TEST INTERFACE
Signal functionality is described in detail in Chapter 7, Signal Descriptions, on page 249 and Chapter 8, Bus Interface Operation, on page 279.
Note: See the PowerPC 750GX Datasheet for a complete list of signal pins.
gx_01.fm.(1.2) | PowerPC 750GX Overview |
March 27,2006 | Page 39 of 377 |