User’s Manual

IBM PowerPC 750GX and 750GL RISC Microprocessor

Figure 8-21shows the use of data-delay controls with burst transfers. Note that all bidirectional signals are tristated between bus tenures. Also note:

The first data beat of burst read data (clock 0) is the critical quadword.

The write burst shows the use of TA signal negation to delay the third data beat.

The final read burst shows the use of DRTRY on the third data beat.

The address for the third transfer is delayed until the first transfer completes.

Figure 8-21. Burst Transfers with Data-Delay Controls

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20

BR

BG

ABB

TS

A[0–31]

 

CPU A

 

CPU A

 

CPU A

 

TT[0–4]

 

Read

 

Write

 

Read

 

TBST

GBL

AACK

ARTRY

DBG

DBB

D[0–63]

 

In 0 In 1 In 2 In 3

Out 0 Out 1 Out 2 Out 3

 

In 0 In 1

 

 

In 2 In 3

 

 

In 2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TA

DRTRY

TEA

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

Bus Interface Operation

gx_08.fm.(1.2)

Page 314 of 377

March 27, 2006