
www.ti.com
SRIO Registers
5.40INTDSTn Interrupt Rate Control Registers (INTDSTn_RATE_CNTL)
There are eight of these registers.
Figure 96. INTDSTn Interrupt Rate Control Registers (INTDSTn_RATE_CNTL)
COUNT_DOWN_VALUE
LEGEND: R = Read only;
COUNT_DOWN_VALUE
LEGEND: R = Read only;
Table 70. INTDSTn Interrupt Rate Control Registers (INTDSTn_RATE_CNTL) Field Descriptions
Bit | Field | Value Description |
COUNT_DOWN_ | The rate at which an interrupt can be generated is controllable for each physical interrupt | |
| VALUE | destination. Rate control is implemented with a programmable |
|
| and immediately starts |
|
| control counter register is written, and the counter value reaches zero (note the CPU may write zero |
|
| immediately for a zero count), the interrupt pulse generation logic is allowed to fire a single pulse if |
|
| any bits in the corresponding ICSR register bits are set (or become set after the zero count is |
|
| reached). |
SPRU976 | Serial RapidIO (SRIO) | 141 |