Texas Instruments TMS320C645x manual Queue Receive DMA Completion Pointer Registers QUEUEnRXDMACP

Models: TMS320C645x

1 218
Download 218 pages 2.08 Kb
Page 153
Image 153

www.ti.com

SRIO Registers

5.52Queue Receive DMA Completion Pointer Registers (QUEUEn_RXDMA_CP)

There are sixteen of these registers.

Figure 108. Queue Receive DMA Completion Pointer Registers (QUEUEn_RXDMA_CP)

31-16

RX_CP

RW-0x00

LEGEND: R = Read only; -n= value after reset

15-0

RX_CP

RW-0x00

LEGEND: R = Read only; -n= value after reset

Table 82. Queue Receive DMA Completion Pointer Registers (QUEUEn_RXDMA_CP) Field

Descriptions

Bit

Field

Value Description

31-0

RX_CP

Rx Queue Completion Pointer: This field is the host memory address for the receive queue

 

 

completion pointer. This register is written by the host with the buffer descriptor address for the last

 

 

buffer processed by the host during interrupt processing. The port uses the value written to

 

 

determine if the interrupt should be deasserted.

SPRU976 –March 2006

Serial RapidIO (SRIO)

153

Submit Documentation Feedback

 

 

Page 153
Image 153
Texas Instruments TMS320C645x manual Queue Receive DMA Completion Pointer Registers QUEUEnRXDMACP