
www.ti.com
SRIO Registers
5.78Port Link Time-Out Control CSR (SP_LT_CTL)
Figure 134. Port Link Time-Out Control CSR (SP_LT_CTL)
| |
| TIMEOUT_VALUE |
| |
LEGEND: R = Read only; |
|
TIMEOUT_VALUE | Reserved |
LEGEND: R = Read only; |
|
Table 108. Port Link Timeout Control CSR (SP_LT_CTL) Field Descriptions
Bit | Field | Value | Description |
TIMEOUT_VALU |
| Timeout value for all ports on the device. This timeout is for link events such as sending a packet to | |
| E |
| receiving the corresponding ACK. Max value represents |
|
|
| Timeout Value; where Timeout value is the decimal representation of this register value. |
|
| FFFFFF | 3.4 seconds |
|
| h |
|
|
| 0FFFFF | 215 ms |
|
| h |
|
|
| 00FFFF | 13.4 ms |
|
| h |
|
|
| 000FFF | 839.5 us |
|
| h |
|
|
| 0000FF | 52.3 us |
|
| h |
|
|
| 00000F | 3.1 us |
|
| h |
|
|
| 000001 | 205 ns for simulation only |
|
| h |
|
|
| 000000 | Timer disabled |
|
| h |
|
Reserved |
| Reserved |
180 | Serial RapidIO (SRIO) | SPRU976 |