![](/images/new-backgrounds/1206494/206494163x1.webp)
www.ti.com
Interrupt Conditions
Figure 52. Load/Store Module Interrupt Condition Routing Registers
LSU_ICRR0 (Address Offset 0x02E0)
31 | 28 | 27 | 24 | 23 | 20 | 19 | 16 |
| ICR7 |
| ICR6 | ICR5 |
|
| ICR4 |
|
|
|
| ||||
15 | 12 | 11 | 8 | 7 | 4 | 3 | 0 |
| ICR3 |
| ICR2 | ICR1 |
|
| ICR0 |
|
|
|
|
LEGEND: R = Read, W = Write, n = value at reset
LSU_ICRR1 (Address Offset 0x02E4)
31 | 28 | 27 | 24 | 23 | 20 | 19 | 16 |
ICR15 |
| ICR14 |
| ICR13 |
|
| ICR12 |
|
|
|
| ||||
15 | 12 | 11 | 8 | 7 | 4 | 3 | 0 |
ICR11 |
| ICR10 |
| ICR9 |
|
| ICR8 |
|
|
|
|
LEGEND: R = Read, W = Write, n = value at reset
LSU_ICRR2 (Address Offset 0x02E8)
31 | 28 | 27 | 24 | 23 | 20 | 19 | 16 |
| ICR23 |
| ICR22 | ICR21 |
|
| ICR20 |
|
|
|
| ||||
15 | 12 | 11 | 8 | 7 | 4 | 3 | 0 |
| ICR19 |
| ICR18 | ICR17 |
|
| ICR16 |
|
|
|
|
LEGEND: R = Read, W = Write, n = value at reset
LSU_ICRR3 (Address Offset 0x02EC)
31 | 28 | 27 | 24 | 23 | 20 | 19 | 16 |
| ICR31 |
| ICR30 | ICR29 |
|
| ICR28 |
|
|
|
| ||||
15 | 12 | 11 | 8 | 7 | 4 | 3 | 0 |
| ICR27 |
| ICR26 | ICR25 |
|
| ICR24 |
|
|
|
|
LEGEND: R = Read, W = Write, n = value at reset
82 | Serial RapidIO (SRIO) | SPRU976 |
|
| Submit Documentation Feedback |