![](/images/new-backgrounds/1206494/206494265x1.webp)
www.ti.com
SRIO Registers
5.32LSU Module Interrupt Condition Routing Register 0 (LSU_ICRR0)
Figure 88. LSU Module Interrupt Condition Routing Register 0 (LSU_ICRR0)
31 | 28 | 27 | 24 | 23 | 20 | 19 | 16 |
| ICR7 |
| ICR6 | ICR5 |
|
| ICR4 |
|
|
|
| ||||
15 | 12 | 11 | 8 | 7 | 4 | 3 | 0 |
| ICR3 |
| ICR2 | ICR1 |
|
| ICR0 |
|
|
|
|
LEGEND: R = Read, W = Write, n = value at reset
Table 62. LSU Module Interrupt Condition Routing Register 0 (LSU_ICRR0) Field Descriptions
Bit | Field | Value Description |
ICR | Load/Store module interrupt condition routing bits |
SPRU976 | Serial RapidIO (SRIO) | 133 |
Submit Documentation Feedback |
|
|