Digi NS9215 manual T e r r u p t S t a t u s a c t i v e, Interrupt service routine address, Isa

Models: NS9215

1 517
Download 517 pages 25.29 Kb
Page 177
Image 177

S Y S T E M C O N T RO L M O D U L E

. . .

 

 

 

 

 

 

 

 

 

 

 

 

 

Interrupt Status Active.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

.

Register

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

31

30

29

28

27

26

25

24

23

22

21

20

19

18

17

16

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Interrupt service routine address (ISRA)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

15

14

13

12

11

10

9

8

7

6

5

4

3

2

1

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Interrupt service routine address (ISRA)

 

 

 

 

 

 

 

Register bit

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

assignment

Bits

 

Access

 

Mnemonic

 

Reset

Description

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Interrupt service routine address

 

 

 

 

D31:00

 

R/W

 

IS addr

 

 

0x0

 

 

 

A read to this register updates the priority logic block and masks the current and any lower priority interrupt requests.

Write the value of the interrupt level (0–31) to clear the current priority level.

I n t e r r u p t S t a t u s A c t i v e

. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .

Address: A090 0168

The Interrupt Status Active register shows the current active interrupt request.

Register

31

30

29

28

27

26

25

24

23

22

21

20

19

18

17

16

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Interrupt status active (ISA)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

15

14

13

12

11

10

9

8

7

6

5

4

3

2

1

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Interrupt status active (ISA)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Register bit

assignment

Bits

Access

Mnemonic

Reset

Description

 

 

 

 

 

Interrupt status active

 

D31:00

R

ISA

0x0

 

 

 

 

 

Provides the status of all active, enabled interrupt

 

 

 

 

 

request levels, where bit 0 is for the interrupt

 

 

 

 

 

assigned to level 0, bit 1 is for the interrupt assigned

 

 

 

 

 

to level 1, and so on through bit 31 for the interrupt

 

 

 

 

 

assigned to level 31.

 

 

 

 

 

 

www.digiembedded.com

177

Page 177
Image 177
Digi NS9215 manual T e r r u p t S t a t u s a c t i v e, Interrupt service routine address, Interrupt status active, Isa