Digi NS9215 manual L t i c a s t a d d r e s s F i l t e r r e g i s t e r s

Models: NS9215

1 517
Download 517 pages 25.29 Kb
Page 327
Image 327

E T H E R N E T C O M M U N I C A T I O N M O D U L E

. .

 

Multicast Address Filter registers..

 

.

Bits

Access

Mnemonic

Reset

Description

 

 

 

 

 

D01

W

RXFREEB

0

Pool B free bit

 

 

 

 

 

D00

W

RXFREEA

0

Pool A free bit

 

 

 

 

 

M u l t i c a s t A d d r e s s F i l t e r r e g i s t e r s

. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .

Each of the eight entries in the multicast address filter logic has individual registers to hold its 48-bit multicast address. The multicast address for each entry is split between two registers. Each entry has a register that contains the lower 32 bits of the multicast address and a separate register that contains the upper 16 bits of the address. For an explanation of the synchronization scheme used for these registers, see “Clock synchronization” on page 276.

Multicast Low

Address: A060 0A40

 

 

Address Filter

 

 

 

 

Register #0

D31:00

R/W

Default = 0x0000 0000

MFILTL0

Multicast Low

Address: A060 0A44

 

 

Address Filter

 

 

 

 

Register #1

D31:00

R/W

Default = 0x0000 0000

MFILTL1

Multicast Low

Address: A060 0A48

 

 

Address Filter

 

 

 

 

Register #2

D31:00

R/W

Default = 0x0000 0000

MFILTL2

Multicast Low

Address: A060 0A4C

 

 

Address Filter

 

 

 

 

Register #3

D31:00

R/W

Default = 0x0000 0000

MFILTL4

Multicast Low

Address: A060 0A50

 

 

Address Filter

 

 

 

 

Register #4

D31:00

R/W

Default = 0x0000 0000

MFILTL4

Multicast Low

Address: A060 0A54

 

 

Address Filter

 

 

 

 

Register #5

D31:0

R/W

Default = 0x0000 0000

MFILTL5

www.digiembedded.com

327

Page 327
Image 327
Digi NS9215 manual L t i c a s t a d d r e s s F i l t e r r e g i s t e r s