Digi NS9215 manual Enables receive line status interrupt, Enables receive data available interrupt

Models: NS9215

1 517
Download 517 pages 25.29 Kb
Page 408
Image 408

S E R I A L C O N T RO L M O D U L E : U A RT

UART Interrupt Identification register

Bits

Access

Mnemonic

Reset

Description

 

 

 

 

Enables receive line status interrupt

D02

R/W

ELSI

0

 

 

 

 

0

Disabled

 

 

 

 

1

Enabled

 

 

 

 

 

D01

R/W

ETBEI

0

Enables transmit holding register empty interrupt

 

 

 

 

0

Disabled

 

 

 

 

1

Enabled

 

 

 

 

 

D00

R/W

ERBFI

0

Enables receive data available interrupt

 

 

 

 

0

Disabled

 

 

 

 

1

Enabled

 

 

 

 

 

 

U A R T I n t e r r u p t I d e n t i f i c a t i o n r e g i s t e r

. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .

Address: 9001_1108 / 9001_9108 / 9002_1108 / 9002_9108, Read

The UART Interrupt Identification register reads the source of the interrupt from the UART. This register is for diagnostic purposes only.

Register

31

30

29

28

27

26

25

24

23

22

21

20

19

18

17

16

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

15

14

13

12

11

10

9

8

7

6

5

4

3

2

1

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

 

 

 

IIR

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Register bit

assignment

Bits

Access

Mnemonic

Reset

Description

 

 

 

 

 

 

 

 

D31:04

N/A

Reserved

N/A

N/A

 

 

 

 

 

 

 

 

D03:00

R

IIR

N/A

Interrupt identification

 

 

 

 

 

0110

Receiver line status error

 

 

 

 

 

0100

Receive data available

 

 

 

 

 

0010

Transmit holding register empty

 

 

 

 

 

0000

Modem status

 

 

 

 

 

 

 

408Hardware Reference NS9215

Page 408
Image 408
Digi NS9215 manual Enables receive line status interrupt, Enables transmit holding register empty interrupt