Digi NS9215 manual SPI master mode 0 and 1 2-byte transfer, SPI master mode2 and 3 2-byte transfer

Models: NS9215

1 517
Download 517 pages 25.29 Kb
Page 507
Image 507

T I M I N G

. . .

Memory Timing.

.

SPI master mode 0 and 1: 2-byte transfer

 

SP0

SP3

SP13

 

 

SP12

S9

SPI CLK Out (Mode0)

 

 

 

 

 

 

 

 

SP1

 

 

SP5

 

 

S10

SPI CLK Out (Mode1)

 

 

 

 

 

 

 

SPI Enable

 

 

 

 

 

 

 

 

 

 

 

 

SP7

SP8

 

SPI Data Out

MSB

 

 

LSB

MSB

 

LSB

 

 

SP4

 

SP6

 

 

 

SPI Data In

 

MSB

 

LSB

MSB

 

LSB

Note: SPI data can be reversed such that LSB is first. Use the BITORDER bit in Serial Channel

B/A/C/D Control Register A.

SPI master mode2 and 3: 2-byte transfer

 

SP0

SP3

 

 

S9

SPI CLK Out (Mode 2)

 

 

 

 

 

 

SP1

 

SP5

 

S10

SPI CLK Out (Mode 3)

 

 

 

 

 

SPI Enable

 

 

 

 

 

 

 

 

 

SP7

SP8

SPI DataOut

MSB

 

LSB

MSB

LSB

 

 

SP4

SP6

 

 

SPI DataIn

 

MSB

LSB

MSB

LSB

Note: SPI data can be reversed such that LSB is first. Use the BITORDER bit in Serial Channel

B/A/C/D Control Register A.

www.digiembedded.com

507

Page 507
Image 507
Digi NS9215 manual SPI master mode 0 and 1 2-byte transfer, SPI master mode2 and 3 2-byte transfer