Register Descriptions

13.4.7.1.18PHY Receive Error Counter PREC (21d; R)

Table 13-41. PHY Receive Error Counter Bit Description

Field

Bit(s)

Description

Mode

HW Rst

SW RST

 

 

 

 

 

 

Receive Error Count

15:0

Error Count.

RO,SC

0000h

0000h

 

 

 

 

 

 

NOTE: The counter stops at FFFFh and does not roll over.

 

 

 

PHY Channel Quality Register (82541xx and 82547GI/EI Only)

PCHAN (21d; R)

Table 13-42. PHY Channel Quality Register Bit Description

Field

Bit(s)

Description

Mode

HW Rst

SW Rst

 

 

 

 

 

 

MSE D

3:0

The converged mean square error for

RO

0b

0b

Channel D.

 

 

 

 

 

 

 

 

 

 

 

MSE C

7:4

The converged mean square error for

RO

0b

0b

Channel C.

 

 

 

 

 

 

 

 

 

 

 

MSE B

11:8

The converged mean square error for

RO

0b

0b

Channel B.

 

 

 

 

 

 

 

 

 

 

 

 

 

The converged mean square error for

 

 

 

 

 

Channel A. This field is only meaningful

 

 

 

 

 

in gigabit, or in 100BASE-TX if this is

 

 

 

MSE A

15:12

the receive pair.

RO

0b

0b

 

 

Use of this field is complex and needs

 

 

 

 

 

interpretation based on the chosen

 

 

 

 

 

threshold value.

 

 

 

 

 

 

 

 

 

13.4.7.1.19SPEED_TEN_LED and LINK_ACT_LED Control (82541xx and 82547GI/EI Only) (23d; R/W)

Table 13-43. SPEED_TEN_LED and LINK_ACT_LED Bit Description

Field

Bit(s)

 

Description

Mode

HW Rst

SW Rst

 

 

 

 

 

 

LED Source Select

3:0

MUX the designated input to

R/W

0000b

0000b

SPEED_TEN_LED.

 

 

 

 

 

 

 

 

 

 

 

 

 

Disable the SPEED_TEN_LED Blink

 

 

 

LED Blink Disable

4

Logic.

R/W

0b

0b

0b

= Enable logic.

 

 

 

 

 

 

 

1b

= Disable logic.

 

 

 

 

 

 

 

 

 

 

Software Developer’s Manual

273

Page 287
Image 287
Intel Intel Gigabit Ethernet Controllers, PCI-X manual Field Bits Description Mode HW Rst