Epson Research and Development

 

Page 3

Vancouver Design Center

 

 

 

 

 

 

 

 

 

Table of Contents

 

 

1

Introduction

. . . . . . . . . 7

2

Interfacing to the PR31500/PR31700

. . . . . . . . . 8

3

S1D13504 Host Bus Interface

. . . . . . . . . 9

 

3.1

Generic MPU Host Bus Interface Pin Mapping

. . . . . . .

. 9

 

3.2

Generic MPU Host Bus Interface Signals

. . . . . . .

10

4

Direct Connection to the Philips PR31500/PR31700

. . . . . . . .

11

 

4.1

Hardware Description

. . . . . . .

11

 

4.2

Memory Mapping and Aliasing

. . . . . . .

12

 

4.3

S1D13504 Configuration

. . . . . . .

13

5

System Design Using the IT8368E PC Card Buffer

. . . . . . . .

14

5.1Hardware Description—Using One IT8368E . . . . . . . . . . . . . . . . . . 14

 

5.2

Hardware Description—Using Two IT8368E’s

17

 

5.3

IT8368E Configuration

18

 

5.4

Memory Mapping and Aliasing

19

 

5.5

S1D13504 Configuration

20

6

Software

21

7

References

22

 

7.1

Documents

22

 

7.2

Document Sources

22

8

Technical Support

23

8.1EPSON LCD/CRT Controllers (S1D13504) . . . . . . . . . . . . . . . . . . 23

8.2Philips MIPS PR31500/PR31700 Processor . . . . . . . . . . . . . . . . . . . 23

8.3ITE IT8368E . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23

Interfacing to the Philips MIPS PR31500/PR31700 Processor

S1D13504

Issue Date: 01/02/02

X19A-G-005-08

Page 363
Image 363
Epson S1D13504 manual Direct Connection to the Philips PR31500/PR31700