Epson Research and Development

 

Page 3

Vancouver Design Center

 

 

 

 

 

 

 

Table of Contents

 

 

1

Introduction

. .

7

2

Interfacing to the PC Card Bus

. .

8

 

2.1 The PC Card System Bus

.

. 8

2.1.1 PC Card Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8

2.1.2Memory Access Cycles . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8

3

S1D13504 Host Bus Interface

 

10

 

3.1

Generic MPU Host Bus Interface Pin Mapping

.

10

 

3.2

Generic MPU Host Bus Interface Signals

.

11

4

PC Card to S1D13504 Interface

 

12

 

4.1

Hardware Description

.

12

4.2S1D13504 Hardware Configuration . . . . . . . . . . . . . . . . . . . . . . 13

 

4.3

PAL Equations

14

 

4.4

Register/Memory Mapping

14

5

Software

15

6

References

16

 

6.1

Documents

16

 

6.2

Document Sources

16

7

Technical Support

17

7.1EPSON LCD/CRT Controllers (S1D13504) . . . . . . . . . . . . . . . . . . 17

7.2PC Card Standard . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17

Interfacing to the PC Card Bus

S1D13504

Issue Date: 01/02/02

X19A-G-009-05

Page 465
Image 465
Epson S1D13504 manual Introduction Interfacing to the PC Card Bus