Epson Research and Development

Page 47

Vancouver Design Center

7.3 Memory Interface Timing

7.3.1 EDO-DRAM Read Timing

 

 

t1

 

 

 

 

 

Memory

 

 

 

 

 

 

 

Clock

 

 

 

 

 

 

 

 

 

 

 

 

t2

 

 

 

t3

t4

t5

t6

t7

t8

t9

MA

R

C1

C2

 

C3

C4

 

RAS#

 

 

 

 

 

 

 

CAS#

 

 

 

 

 

 

 

 

t10

t11

 

 

 

 

 

 

 

t12

 

 

 

t14

t16

 

 

 

 

 

t15

 

 

 

 

 

 

 

 

 

 

 

 

 

t13

 

 

MD(Read)

 

 

d1

 

d2

d3

d4

Figure 7-7: EDO-DRAM Read Timing

Hardware Functional Specification

S1D13504

Issue Date: 01/01/30

X19A-A-002-18

Page 53
Image 53
Epson S1D13504 manual Memory Interface Timing EDO-DRAM Read Timing, Ras# Cas#