Epson Research and Development Page 47
Vancouver Design Center
Hardware Functional Specification S1D13504
Issue Date: 01/01/30 X19A-A-002-18
7.3 Memory Interface Timing7.3.1 EDO-DRAM Read Timing

Figure 7-7: EDO-DRAM Read Timing

t1
RAS#
CAS#
MA
MD(Read)
t16
RC1C2
d1
C3 C4
d2 d3 d4
t3 t4 t5 t6 t7 t8 t9
t10 t11
t12
t13
t14
t15
t2
Memory
Clock