E F E c o n f i g u r a t i o n

Back-to-Back Inter-Packet-Gap register

Address: FF80 0408

31

30

29

28

27

26

25

24

23

22

21

20

19

18

17

16

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

15

14

13

12

11

10

9

8

7

6

5

4

3

2

1

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

 

 

 

 

IPGT

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Register bit assignment

Bits

Access

Mnemonic

Reset

Description

 

 

 

 

 

D31:07

N/A

Reserved

N/A

N/A

 

 

 

 

 

D06:00

R/W

IPGT

N/A

Back-to-back inter-packet-gap

 

 

 

 

A programmable field that represents the nibble

 

 

 

 

time offset of the minimum possible period

between the end of any transmitted packet to the beginning of the next packet.

Full-duplex mode. The register value should be the proper period in nibble times minus 3.

The recommended setting is ’h15 (21d), which represents these minimum IPG values:

— In 100 Mbps: 0.96 μs

— In 10 Mbps: 9.6 μs

Half-duplex mode. The register value should be the proper period in nibble times minus 6.

The recommended setting is ’h12 (18d), which represents these minimum IPG values:

— In 100 Mbps: 0.96 μs

— In 10 Mbps: 9.6 μs

Table 63: Back-to-Back Inter-Packet-Gap register bit definition

1 8 4

N S 7 5 2 0 H a r d w a r e R e f e r e n c e , R e v . D 0 3 / 2 0 0 6

Page 198
Image 198
Digi NS7520 manual Back-to-Back Inter-Packet-Gap register bit definition, Back-to-back inter-packet-gap