S e r i a l C h a n n e l r e g i s t e r s

31

30

29

28

27

26

25

24

23

22

21

20

19

18

17

16

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

MATCH

 

BGAP

CGAP

 

Reserved

 

RXFDB

DCD

RI

DSR

CTS

 

 

 

 

 

 

1

2

3

4

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

15

14

13

12

11

10

9

8

7

6

5

4

3

2

1

0

RBRK RFE RPE

ROVER

RRDY

RHALF

RBC

RFULL

DCDI

RII

DSRI

CTSI

TRDY

THALF

TBC

T

EMPTY

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Register bit assignment

Bits

Access

Mnemonic

Reset

Description

 

 

 

 

 

D31

R

MATCH1

0

Character Match1

D30

R

MATCH2

0

Character Match2

D29

R

MATCH3

0

Character Match3

D28

R

MATCH4

0

Character Match4

 

 

 

 

Set when a MATCH character is configured in

 

 

 

 

the Receive Match register at the same time

the enable receive data match bit is set in Serial Channel Control Register B. The MATCH bit indicates that a data match was found in the receive data stream, and the current receive data buffer has been closed. The last character in the receive data buffer contains the actual MATCH character.

When the receiver is configured for DMA operation, the MATCH status bits are written automatically to the DMA receive buffer descriptor’s status field. When not using DMA, the MATCH fields are valid only while the RBC bit in this register is set.

Table 89: Serial Channel Status Register A bit definition

2 3 6

N S 7 5 2 0 H a r d w a r e R e f e r e n c e , R e v . D 0 3 / 2 0 0 6

Page 250
Image 250
Digi NS7520 manual Serial Channel Status Register a bit definition, Character Match1, Character Match2, Character Match3