www.digi.com
      277
Electrical Characteristics
SRAM OE read
OE* controlled read (wait = 2)
Notes:
1At least one null period occurs between memory transfers. More null periods can
occur if the next transfer is DMA. Thirteen clock pulses are required for DMA
context switching.
2Port size determines which byte enable signals are active:
8-bit port = BE3*
16-bit port = BE[3:0]
32-bit port = BE[3:0]
3The TW cycles are present when the WAIT field is set to 2 or more.
4The TA* and TEA*/LAST signals are for reference only.
T1 TW T2 Note-1 T1
12
1818
2828
2727
3636
6
3131
3030
11
10
15
14
Note-2
BCLK
TA* (Note-4)
TEA*/LAST (Note-4)
TA* (input)
A[27:0]
BE[3:0]*
CS[4:0]*
read D[31:0]
Async OE*
CS0OE*
RW*