E l e c t r i c a l C h a r a c t e r i s t i c s

SRAM OE read

 

 

 

 

 

OE* controlled read (wait = 2)

 

 

 

 

 

T1

TW

T2

Note-1

T1

BCLK

 

 

 

 

 

 

 

 

30

30

 

TA* (Note-4)

 

 

 

 

 

TEA*/LAST (Note-4)

 

 

31

31

 

 

 

 

 

 

 

 

 

14

15

 

 

 

 

 

 

TA* (input)

 

 

 

 

 

 

6

 

 

 

 

A[27:0]

 

 

 

 

 

 

36

 

 

 

36

BE[3:0]*

Note-2

 

 

 

 

 

 

27

 

 

27

CS[4:0]*

 

 

 

 

 

 

 

 

10

11

 

 

 

 

 

 

read D[31:0]

 

 

 

 

 

 

 

 

28

28

 

Async OE*

 

 

 

 

 

 

 

 

18

18

 

CS0OE*

 

 

 

 

 

 

12

 

 

 

 

RW*

 

 

 

 

 

Notes:

1At least one null period occurs between memory transfers. More null periods can occur if the next transfer is DMA. Thirteen clock pulses are required for DMA context switching.

2Port size determines which byte enable signals are active:

8-bit port = BE3*

16-bit port = BE[3:0]

32-bit port = BE[3:0]

3The TW cycles are present when the WAIT field is set to 2 or more.

4The TA* and TEA*/LAST signals are for reference only.

w w w . d i g i . c o m

2 7 7

Page 291
Image 291
Digi NS7520 manual Sram OE read, OE* controlled read wait =