T i m i n g D i a g r a m s

FP DRAM write

Fast Page write

BCLK

TA* (Note-4)

TEA*/LAST (Note-4)

TA* (input)

BE[3:0]* Note-2

Non-muxed address

Muxed address

write D[31:0]

WE*

(FP)RAS[4:0]*

(FP)CAS[3:0]* Note-3

PortA2/AMUX

RW*

T1

TW

36

 

6

 

35

 

 

9

 

29

 

27

 

43

 

37

12

 

 

T2

 

 

 

 

 

Note-1

30

 

 

 

 

 

 

30

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

31

 

 

 

 

 

31

 

 

 

 

 

 

 

 

 

 

 

 

14

 

15

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

36

 

 

 

 

 

 

 

 

 

 

 

 

 

 

13

29

27

43

37

T1

Notes:

1If the next transfer is DMA, null periods between memory transfers can occur. Thirteen clock pulses are required for DMA context switching.

2Port size determines which byte enable signals are active:

8-bit port = BE3*

16-bit port = BE[3:2]

32-bit port = BE[3:0]

3Port size determines which CAS signals are active:

8-bit port = CAS3*

16-bit port = CAS[3:2]

32-bit port = CAS[3:0]

4The TA* and TEA*/LAST signals are for reference only.

2 9 2

N S 7 5 2 0 H a r d w a r e R e f e r e n c e , R e v . D 0 3 / 2 0 0 6

Page 306
Image 306
Digi NS7520 manual FP Dram write, Fast Page write