Timing Diagrams
290       
NS7520 Hardware Reference, Rev. D 03/2006
FP DRAM read
Fast Page read
Notes:
1If the next transfer is DMA, null periods between memory transfers can occur.
Thirteen clock pulses are required for DMA context switching.
2Port size determines which byte enable signals are active:
8-bit port = BE3*
16-bit port = BE[3:2]
32-bit port = BE[3:0]
3Port size determines which CAS signals are active:
8-bit port = CAS3*
16-bit port = CAS[3:2]
32-bit port = CAS[3:0]
4The TA* and TEA*/LAST signals are for reference only.
T1 TW T2 Note-1 T1
12
3737
4343
2727
2828
3535
6
3636
3131
3030
11
10
15
14
Note-2
Note-3
BCLK
TA* (Note-4)
TEA*/LAST (Note-4)
TA* (input)
BE[3:0]*
Non-muxed address
Muxed address
read D[31:0]1
OE*
RAS[4:0]*1
CAS[3:0]*1
PortA2/AMUX
RW*