T i m i n g D i a g r a m s

SDRAM write

SDRAM write

 

T1

 

active

T2

inhibit

 

prechg

 

write

BCLK

 

 

 

 

 

TA* (Note-3)

 

 

30

 

30

 

 

 

 

 

TEA*/LAST* (Note-3)

 

 

31

 

31

 

 

 

 

 

PortA2/AMUX

 

 

37

 

37

 

 

 

 

 

Non-muxed address

6

 

 

 

 

 

 

 

 

 

Muxed address

35

 

35

 

 

 

 

 

 

 

 

36

 

 

 

36

BE[3:0]* (DQM)

Note-1

 

 

 

 

write D[31:0]

 

9

 

 

13

 

 

 

 

 

CS[4:0]*

27

 

 

 

27

 

 

 

 

 

CAS3* (RAS)

34

 

34

 

 

 

 

 

 

 

CAS2* (CAS)

 

 

34

 

34

 

 

 

 

 

CAS1* (WE)

34

34

34

 

34

 

 

 

 

 

 

 

34

34

 

34

CAS0* (A10/AP)

 

 

A10

 

 

RW*

12

 

 

 

 

 

 

 

 

 

Notes:

 

 

 

 

 

1Port size determines which byte enable signals are active:

8-bit port = BE3*

16-bit port = BE[3:2]

32-bit port = BE[3:0]

T1

2The precharge and/or active commands are not always present. These commands depend on the address of the previous SDRAM access.

3The TA* and TEA*/LAST signals are for reference only.

2 8 6

N S 7 5 2 0 H a r d w a r e R e f e r e n c e , R e v . D 0 3 / 2 0 0 6

Page 300
Image 300
Digi NS7520 manual Sdram write