E l e c t r i c a l C h a r a c t e r i s t i c s

FP DRAM burst read

Fast Page burst read

 

T1

TW

T2

TW

BCLK

 

 

 

 

TA* (Note-4)

 

 

30

30

 

 

 

 

TEA*/LAST (Note-4)

 

 

 

 

 

36

 

 

 

BE[3:0]*

Note-2

 

 

 

Non-muxed address

6

 

 

 

 

 

 

 

Muxed address

35

 

 

 

 

 

 

 

 

 

 

10

11

read D[31:0]

 

 

 

 

 

 

 

OE*

 

28

 

 

 

 

 

 

RAS[4:0]*

 

27

 

 

 

 

 

 

CAS[3:0]*

Note-3

 

43

43

 

 

 

PortA2/AMUX

 

37

 

 

 

 

 

 

RW*

12

 

 

 

 

 

 

 

T2

TW

T2

TW

T2 Note-1 T1

31

 

31

 

36

28

27

37

Notes:

1If the next transfer is DMA, null periods between memory transfers can occur. Thirteen clock pulses are required for DMA context switching.

2Port size determines which byte enable signals are active:

8-bit port = BE3*

16-bit port = BE[3:2]

32-bit port = BE[3:0]

3Port size determines which CAS signals are active:

8-bit port = CAS3*

16-bit port = CAS[3:2]

32-bit port = CAS[3:0]

4The TA* and TEA*/LAST signals are for reference only.

w w w . d i g i . c o m

2 9 1

Page 305
Image 305
Digi NS7520 manual FP Dram burst read, Fast Page burst read