www.digi.com
      291
Electrical Characteristics
FP DRAM burst read
Fast Page burst read
Notes:
1If the next transfer is DMA, null periods between memory transfers can occur.
Thirteen clock pulses are required for DMA context switching.
2Port size determines which byte enable signals are active:
8-bit port = BE3*
16-bit port = BE[3:2]
32-bit port = BE[3:0]
3Port size determines which CAS signals are active:
8-bit port = CAS3*
16-bit port = CAS[3:2]
32-bit port = CAS[3:0]
4The TA* and TEA*/LAST signals are for reference only.
T1 TW T2 TW T2 TW T2 TW T2 Note-1 T1
12
3737
4343
2727
2828
35
6
3636
3131
3030
11
10
Note-2
Note-3
BCLK
TA* (Note-4)
TEA*/LAST (Note-4)
BE[3:0]*
Non-muxed address
Muxed address
read D[31:0]
OE*
RAS[4:0]*
CAS[3:0]*
PortA2/AMUX
RW*