M E M m o d u l e c o n f i g u r a t i o n

Bits

Access

Mnemonic

Reset

Description

 

 

 

 

 

D01

R/W

OE CTRL_

0

Read cycle mode

 

 

 

 

0 Operate in OE controlled mode; the

 

 

 

 

memory peripheral operates in a mode

 

 

 

 

in which the OE_ signal is asserted

 

 

 

 

after, and negated while, CS[4:0]_ is

 

 

 

 

asserted.

 

 

 

 

1 Operate in CS controlled mode; the

 

 

 

 

memory peripheral operates in a mode

 

 

 

 

in which the OE_ signal is asserted

 

 

 

 

before, and negated after, CS[4:0]_ is

 

 

 

 

asserted

 

 

 

 

Controls the access timing of the OE_ and

 

 

 

 

CS[4:0]_ signals for non-DRAM memory

 

 

 

 

peripherals. This bit is used only when the

 

 

 

 

DRSEL bit is set to 0.

 

 

 

 

When set to 1, during burst operation, there

 

 

 

 

are no transitions on CS[4:0] or OE_

 

 

 

 

between single transfers with a burst.

 

 

 

 

 

D00

R/W

WE CTRL_

0

Write cycle mode

 

 

 

 

0 Operate in WE controlled mode; the

 

 

 

 

memory peripheral operates in a mode

 

 

 

 

in which the WE_ signal is asserted

after, and negated while, CS[4:0]_ is asserted.

1 Operate in CS controlled mode; the memory peripheral operates in a mode in which the WE_ signal is asserted before, and negated after, CS[4:0]_ is asserted.

Controls the access timing of the WE_ and CS[4:0]_ signals for non-DRAM memory peripherals. This bit is used only when the DRSEL bit is set to 0.

When set to 1, during burst operation, there are no transitions on CS[4:0]_ or WE_ between single transfers with a burst.

Table 38: Chip Select Option Register A bit definition

1 0 0

N S 7 5 2 0 H a r d w a r e R e f e r e n c e , R e v . D 0 3 / 2 0 0 6

Page 114
Image 114
Digi NS7520 manual OE Ctrl, Read cycle mode, WE Ctrl, Write cycle mode