S Y S M o d u l e

 

 

 

 

 

 

 

 

 

 

 

 

 

 

MHz

PLLCNT

IS

ND+1

PLL Settings register

Notes

 

 

 

 

 

 

 

 

87.6

E

11

10011

0x00000112

 

 

 

 

 

 

 

 

 

92.2

F

11

10100

0x00000113

 

 

 

 

 

 

 

 

 

 

Notes:

1Digi guarantees that the NS7520B-1-C36 will work at all frequencies up to 36.9MHz.

2Digi guarantees that the NS7520B-1-C46 will work at all frequencies up to 46.1MHz.

3Digi guarantees that the Ns7520B-1-C55 will work at all frequencies up to 55.3MHz.

Reset circuit sources

There are three reset circuit sources: external, watchdog, and software.

External reset. Powerup reset is initiated when the RESET_ input is asserted low when power is applied. RESET_ should be driven low for at least 40ms after power has reached safe operating levels, to allow external crystals to start up. At other times, RESET_ must be one microsecond minimum.

Watchdog reset. The watchdog reset is synchronous to SYS_CLK. A hardware reset condition is triggered when the signal transitions from active to inactive state.

Software reset. The CPU can also trigger a software reset by writing ‘h123 and ‘h321 to the Software Service register (see "Software Service register," beginning on page 70). Unless otherwise noted, configuration registers are not reset by a software reset. When a software reset is triggered, the appropriate modules are reset for a total of 16 sys_clk periods.

w w w . d i g i . c o m

5 9

Page 73
Image 73
Digi NS7520 manual Reset circuit sources