Digi NS7520 manual CS* controlled read wait = 0, Bcyc =

Models: NS7520

1 332
Download 332 pages 47.95 Kb
Page 288
Image 288

T i m i n g D i a g r a m s

SRAM burst read (2111)

CS* controlled read (wait = 0, BCYC = 00)

 

T1

T2

T2

BCLK

 

 

 

 

 

30

 

TA* (Note-3)

 

 

 

TEA* (Note-3)

 

 

 

 

6

 

 

A[27:0]

 

 

 

 

36

 

 

BE[3:0]*

Note-2

 

 

 

 

27

 

CS[4:0]*

 

 

 

 

 

10

11

 

 

 

read D[31:0]

 

 

 

 

 

28

 

Sync OE*

 

 

 

 

 

18

 

CS0OE*

 

 

 

 

12

 

 

RW*

 

 

 

T2

T2

 

31

Note-1

30

31

36

27

28

18

T1

Notes:

1If the next transfer is DMA, null periods between memory transfers can occur. Thirteen clock pulses are required for DMA context switching.

2Port size determines which byte enable signals are active:

8-bit port = BE3*

16-bit port = BE[3:0]

32-bit port = BE[3:0]

3The TA* and TEA*/LAST signals are for reference only.

2 7 4

N S 7 5 2 0 H a r d w a r e R e f e r e n c e , R e v . D 0 3 / 2 0 0 6

Page 288
Image 288
Digi NS7520 manual CS* controlled read wait = 0, Bcyc =