Digi NS7520 manual Rxcinv, Receive clock invert

Models: NS7520

1 332
Download 332 pages 47.95 Kb
Page 262
Image 262

S e r i a l C h a n n e l r e g i s t e r s

Bits

Access

Mnemonic

Reset

Description

 

 

 

 

 

D22

R/W

RXCINV

0

Receive clock invert

 

 

 

 

0 Normal; RXD sampled on rising edge of RX

 

 

 

 

clock

 

 

 

 

1 Inverted; RXD sampled on falling edge of

 

 

 

 

RX clock

 

 

 

 

Controls the relationship between receive

 

 

 

 

clock and receive data.

 

 

 

 

When set to 0, receive data input is

 

 

 

 

sampled at the low-to-high transition of

 

 

 

 

the receive clock.

 

 

 

 

When set to 1, receive data input is

 

 

 

 

sampled at the high-to-low transition of

 

 

 

 

the receive clock.

 

 

 

 

Note: When using SPI mode, this bit must

 

 

 

 

be set to zero.

 

 

 

 

 

D21

N/A

Reserved

N/A

N/A

Table 90: Serial Channel Bit-Rate register bit definition

2 4 8

N S 7 5 2 0 H a r d w a r e R e f e r e n c e , R e v . D 0 3 / 2 0 0 6

Page 262
Image 262
Digi NS7520 manual Rxcinv, Receive clock invert