S e r i a l C h a n n e l r e g i s t e r s

Bit

Mnemonic

Description

 

 

 

D13

ERXPE

Receive parity error interrupt enable

 

 

 

D12

ERXORUN

Receive overrun interrupt enable

 

 

 

D11

ERXRDY

Receive register ready interrupt enable

 

 

 

D10

ERXHALF

Receive FIFO half-full interrupt enable

 

 

 

D09

ERXBC

Receive buffer closed interrupt enable

 

 

 

D07

ERXDCD

Change in DCD interrupt enable

 

 

 

D06

ERXRI

Change in RI interrupt enable

 

 

 

D05

ERXDSR

Change in DSR interrupt enable

 

 

 

Table 86: Receiver interrupt enable bits

Transmitter interrupts

Bit

Mnemonic

Description

 

 

 

D04

ERXCTS

Change in CTS interrupt enable

 

 

 

D03

ETXRDY

Transmit register empty interrupt enable

 

 

 

D02

ETXHALF

Transmit FIFO half-empty interrupt enable

 

 

 

D01

ERXBC

Transmit buffer closed interrupt enable

 

 

 

Table 87: Transmitter interrupt enable bits

2 3 0

N S 7 5 2 0 H a r d w a r e R e f e r e n c e , R e v . D 0 3 / 2 0 0 6

Page 244
Image 244
Digi NS7520 manual Transmitter interrupts, Transmitter interrupt enable bits